www.ti.com

SCLS692A - OCTOBER 2005 - REVISED APRIL 2008

# DUAL MONOSTABLE MULTIVIBRATOR WITH SCHMITT-TRIGGER INPUTS

Check for Samples: SN74LV221A-Q1

#### **FEATURES**

- Qualified for Automotive Applications
- 2-V to 5.5-V V<sub>CC</sub> Operation
- Supports Mixed-Mode Voltage Operation on All Ports
- Schmitt-Trigger Circuitry on A, B, and CLR Inputs for Slow Transition Rates
- Overriding Clear Terminates Output Pulse
- Glitch-Free Power-Up Reset on Outputs
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation



#### **DESCRIPTION/ORDERING INFORMATION**

The SN74LV221A is a dual multivibrator designed for 2-V to 5.5-V  $V_{CC}$  operation. Each multivibrator has a negative-transition-triggered ( $\overline{A}$ ) input and a positive-transition-triggered ( $\overline{B}$ ) input, either of which can be used as an inhibit input.

This edge-triggered multivibrator features output pulse-duration control by three methods. In the first method, the  $\overline{A}$  input is low and the  $\overline{A}$  input goes high. In the second method, the  $\overline{B}$  input is high and the  $\overline{A}$  input goes low. In the third method, the  $\overline{A}$  input is low, the  $\overline{B}$  input is high, and the clear ( $\overline{CLR}$ ) input goes high.

The output pulse duration is programmable by selecting external resistance and capacitance values. The external timing capacitor must be connected between  $C_{\text{ext}}$  and  $R_{\text{ext}}/C_{\text{ext}}$  (positive) and an external resistor connected between  $R_{\text{ext}}/C_{\text{ext}}$  and  $V_{\text{CC}}$ . To obtain variable pulse durations, connect <u>an external variable resistor between  $R_{\text{ext}}/C_{\text{ext}}$  and  $V_{\text{CC}}$ . The output pulse duration also can be reduced by taking  $\overline{\text{CLR}}$  low.</u>

Pulse triggering occurs at a particular voltage level and is not related directly to the transition time of the input pulse. The A, B, and CLR inputs have Schmitt triggers with sufficient hysteresis to handle slow input transition rates with jitter-free triggering at the outputs.

Once triggered, the outputs are independent of further transitions of the  $\overline{A}$  and B inputs and are a function of the timing components, or the output pulses can be terminated by the overriding clear. Input pulses can be of any duration relative to the output pulse. Output pulse duration can be varied by choosing the appropriate timing components. Output rise and fall times are TTL compatible and independent of pulse duration. Typical triggering and clearing sequences are illustrated in the input/output timing diagram.

The variance in output pulse duration from device to device typically is less than ±0.5% for given external timing components. An example of this distribution for the SN74LV221A-Q1 is shown in Figure 8. Variations in output pulse duration versus supply voltage and temperature are shown in Figure 5.

During power up, Q outputs are in the low state, and  $\overline{Q}$  outputs are in the high state. The outputs are glitch free, without applying a reset pulse.

This device is fully specified for partial-power-down applications using  $I_{\text{off}}$ . The  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## Table 1. ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKA      | AGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------|--------------------|-----------------------|------------------|
| -40°C to 125°C | TSSOP - PW | Reel of 2000       | SN74LV221AQPWRQ1      | LV221AQ          |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- (2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

## **DESCRIPTION/ORDERING INFORMATION (CONTINUED)**

Pin assignments are identical to those of the SN74AHC123A and SN74AHCT123A devices, so the SN74LV221A-Q1 can be substituted for those devices not using the retrigger feature.

For additional application information on multivibrators, see the application report *Designing With The SN74AHC123A and SN74AHCT123A*, literature number SCLA014.

## FUNCTION TABLE (EACH MULTIVIBRATOR)

|                  | INPUTS       |          | OUT | PUTS | FUNCTION        |
|------------------|--------------|----------|-----|------|-----------------|
| CLR              | Ā            | В        | Q   | Q    | FUNCTION        |
| L                | X            | Χ        | L   | Н    | Reset           |
| Н                | Н            | X        | L   | Н    | Inhibit         |
| Н                | Χ            | L        | L   | Н    | Inhibit         |
| Н                | L            | <b>↑</b> | Л   | T    | Outputs enabled |
| Н                | $\downarrow$ | Н        | Л   | T    | Outputs enabled |
| ↑ <sup>(1)</sup> | L            | Н        | Л   | T    | Outputs enabled |

(1) This condition is true only if the output of the latch formed by the NAND gate has been conditioned to the logic 1 state prior to CLR going high. This latch is conditioned by taking either A high or B low while CLR is inactive (high).

#### **LOGIC DIAGRAM (POSITIVE LOGIC)**







## **Absolute Maximum Ratings**(1)

over operating free-air temperature (unless otherwise noted)

|                  |                                                   |                       | MIN      | MAX                   | UNIT |
|------------------|---------------------------------------------------|-----------------------|----------|-----------------------|------|
| $V_{CC}$         | Supply voltage range                              |                       | -0.5     | 7                     | V    |
| VI               | Input voltage range <sup>(2)</sup>                |                       | -0.5     | 7                     | V    |
| Vo               | Output voltage range in high or low state (2)     | (3)                   | -0.5     | V <sub>CC</sub> + 0.5 | V    |
| Vo               | Output voltage range in power-off state (2)       |                       | -0.5     | 7                     | V    |
| I <sub>IK</sub>  | Input clamp current                               | V <sub>I</sub> < 0    |          | -20                   | mA   |
| I <sub>OK</sub>  | Output clamp current                              | V <sub>O</sub> < 0    |          | -50                   | mA   |
| Io               | Continuous output current                         | $V_O = 0$ to $V_{CC}$ |          | ±25                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND |                       |          | ±50                   | mA   |
| $\theta_{JA}$    | Package thermal impedance (4)                     |                       |          | 108                   | °C/W |
|                  |                                                   | Human-Body Model      |          | 2 (H2)                | 1-1/ |
|                  | ESD rating <sup>(5)</sup>                         | Charged-Device Model  |          | 1 (C5)                | kV   |
|                  |                                                   |                       | 200 (M3) | V                     |      |
| T <sub>stg</sub> | Storage temperature range                         | -65                   | 150      | °C                    |      |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> (4) This value is limited to 5.5 V maximum.

The package thermal impedance is calculated in accordance with JESD 51-7.

ESD protection level per AEC Q100 classification



## **Recommended Operating Conditions**(1)

|                          |                                |                                            | −40°C to              | 125°C                 | −40°C to              | 85°C                  |      |
|--------------------------|--------------------------------|--------------------------------------------|-----------------------|-----------------------|-----------------------|-----------------------|------|
|                          |                                |                                            | MIN                   | MAX                   | MIN                   | MAX                   | UNIT |
| V <sub>CC</sub>          | Supply voltage                 |                                            | 2                     | 5.5                   | 2                     | 5.5                   | V    |
|                          |                                | V <sub>CC</sub> = 2 V                      | 1.5                   |                       | 1.5                   |                       |      |
| \ /                      | High level input voltage       | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> × 0.7 |                       | V <sub>CC</sub> × 0.7 |                       | V    |
| V <sub>IH</sub>          | High-level input voltage       | $V_{CC}$ = 3 V to 3.6 V                    | V <sub>CC</sub> × 0.7 |                       | $V_{CC} \times 0.7$   |                       | V    |
|                          |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | V <sub>CC</sub> × 0.7 |                       | $V_{CC} \times 0.7$   |                       |      |
|                          |                                | V <sub>CC</sub> = 2 V                      |                       | 0.5                   |                       | 0.5                   |      |
| .,                       | Low lovel input voltage        | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | V <sub>CC</sub> × 0.3 |                       | $V_{CC} \times 0.3$   | V    |
| $V_{IL}$                 | Low-level input voltage        | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | V <sub>CC</sub> × 0.3 |                       | $V_{CC} \times 0.3$   | V    |
|                          |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | V <sub>CC</sub> × 0.3 |                       | V <sub>CC</sub> × 0.3 |      |
| VI                       | Input voltage                  |                                            | 0                     | 5.5                   | 0                     | 5.5                   | V    |
| Vo                       | Output voltage                 |                                            | 0                     | $V_{CC}$              | 0                     | V <sub>CC</sub>       | V    |
|                          |                                | V <sub>CC</sub> = 2 V                      |                       | -50                   |                       | -50                   | μΑ   |
|                          | High-level output current      | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | -2                    |                       | -2                    |      |
| l <sub>OH</sub>          | nigh-level output current      | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | -6                    |                       | -6                    | mA   |
|                          |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | -12                   |                       | -12                   |      |
|                          |                                | V <sub>CC</sub> = 2 V                      |                       | 50                    |                       | 50                    | μΑ   |
|                          | Low-level output current       | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | 2                     |                       | 2                     |      |
| l <sub>OL</sub>          | Low-level output current       | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   |                       | 6                     |                       | 6                     | mA   |
|                          |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ |                       | 12                    |                       | 12                    |      |
| D.                       | External timing resistance     | V <sub>CC</sub> = 2 V                      | 5k                    |                       | 5k                    |                       | Ω    |
| R <sub>ext</sub>         | External tilling resistance    | V <sub>CC</sub> ≥ 3 V                      | 1k                    |                       | 1k                    |                       | 12   |
| C <sub>ext</sub>         | External timing capacitance    |                                            | No restriction        |                       | No restriction        |                       | pF   |
| $\Delta t/\Delta V_{CC}$ | Power-up ramp rate             |                                            | 1                     |                       | 1                     |                       | ms/\ |
| T <sub>A</sub>           | Operating free-air temperature | · · · · · · · · · · · · · · · · · · ·      | -40                   | 125                   | -40                   | 85                    | °C   |

<sup>(1)</sup> All unused inputs of the device must be held at  $V_{CC}$  or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

www.ti.com

## **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| DA               | DAMETED          | TEST CONDITIONS                                       | V               | -40°C                 | to 125°C | −40°C                 | to 85°C | ;    | LINUT |
|------------------|------------------|-------------------------------------------------------|-----------------|-----------------------|----------|-----------------------|---------|------|-------|
| PA               | RAMETER          | TEST CONDITIONS                                       | V <sub>CC</sub> | MIN                   | TYP MAX  | MIN                   | TYP     | MAX  | UNIT  |
|                  |                  | I <sub>OH</sub> = -50 μA                              | 2 V to 5.5 V    | V <sub>CC</sub> - 0.1 |          | V <sub>CC</sub> - 0.1 |         |      |       |
| V <sub>OH</sub>  |                  | I <sub>OH</sub> = -2 mA                               | 2.3 V           | 2                     |          | 2                     |         |      | V     |
| 0                |                  | $I_{OH} = -6 \text{ mA}$                              | 3 V             | 2.48                  |          | 2.48                  |         |      |       |
|                  |                  | I <sub>OH</sub> = -12 mA                              | 4.5 V           | 3.8                   |          | 3.8                   |         |      |       |
|                  |                  | $I_{OL} = 50 \mu A$                                   | 2 V to 5.5 V    |                       | 0.1      |                       |         | 0.1  |       |
| /                |                  | I <sub>OL</sub> = 2 mA                                | 2.3 V           |                       | 0.4      |                       |         | 0.4  | V     |
| V <sub>OL</sub>  |                  | I <sub>OL</sub> = 6 mA                                | 3 V             |                       | 0.44     |                       |         | 0.44 | V     |
|                  |                  | I <sub>OL</sub> = 12 mA                               | 4.5 V           |                       | 0.55     |                       |         | 0.55 |       |
|                  | A, B,<br>and CLR | V F F V or CND                                        | 0               |                       | ±1       |                       |         | ±1   |       |
| II               | and CLR          | $V_I = 5.5 \text{ V or GND}$                          | 0 to 5.5 V      |                       | ±1       |                       |         | ±1   | μΑ    |
| $I_{CC}$         | Quiescent        | $V_I = V_{CC}$ or GND, $I_O = 0$                      | 5.5 V           |                       | 20       |                       |         | 20   | μΑ    |
|                  | Active           |                                                       | 3 V             |                       | 280      |                       |         | 280  |       |
| $I_{CC}$         | state<br>(per    | $V_I = V_{CC}$ or GND, $R_{ext}/C_{ext} = 0.5 V_{CC}$ | 4.5 V           |                       | 650      |                       |         | 650  | μΑ    |
|                  | circuit)         |                                                       | 5.5 V           |                       | 975      |                       |         | 975  |       |
| l <sub>off</sub> | •                | $V_I$ or $V_O = 0$ to 5.5 V                           | 0               |                       | 10       |                       |         | 5    | μΑ    |
|                  |                  | V V as CND                                            | 3.3 V           |                       | 1.9      |                       | 1.9     |      | C     |
| C <sub>i</sub>   |                  | $V_I = V_{CC}$ or GND                                 | 5 V             |                       | 1.9      |                       | 1.9     |      | pF    |

## **Timing Requirements**

over recommended operating free-air temperature range,  $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$  (unless otherwise noted) (see Figure 1)

|                |                |                | T <sub>A</sub> = 2 | 5°C | −40°C to | 125°C | −40°C to | 85°C | UNIT |
|----------------|----------------|----------------|--------------------|-----|----------|-------|----------|------|------|
|                |                |                | MIN                | MAX | MIN      | MAX   | MIN      | MAX  | UNIT |
|                | Dulas duration | CLR            | 5                  |     | 7        |       | 5        |      |      |
| ι <sub>W</sub> | Pulse duration | A or B trigger | 5                  |     | 7        |       | 5        |      | ns   |

## **Timing Requirements**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Figure 1)

|                |                |                | T <sub>A</sub> = 25 | °C  | −40°C to | 125°C | –40°C t | o 85°C | UNIT |
|----------------|----------------|----------------|---------------------|-----|----------|-------|---------|--------|------|
|                |                |                | MIN                 | MAX | MIN      | MAX   | MIN     | MAX    | UNII |
|                | Dulgo duration | CLR            | 5                   |     | 7        |       | 5       |        | 20   |
| ı <sub>w</sub> | Pulse duration | A or B trigger | 5                   |     | 7        |       | 5       |        | ns   |



## **Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted) (see Figure 1)

| PARAMETER                     | FROM<br>(INPUT)              | TO<br>(OUTPUT)      | LOAD<br>CAPACITANCE                                                                                 | Т   | A = 25°C | ;    | –40°<br>125 |      | –40°<br>85 |      | UNIT |
|-------------------------------|------------------------------|---------------------|-----------------------------------------------------------------------------------------------------|-----|----------|------|-------------|------|------------|------|------|
|                               | (INPUT) (OUTPUT) CAPACITANCE |                     | MIN                                                                                                 | TYP | MAX      | MIN  | MAX         | MIN  | MAX        |      |      |
|                               | Ā or B                       |                     |                                                                                                     |     | 11.8     | 24.1 | 1           | 30.5 | 1          | 27.5 |      |
| t <sub>pd</sub>               | CLR                          | Q or $\overline{Q}$ | $C_L = 50 pF$                                                                                       |     | 10.6     | 19.3 | 1           | 25   | 1          | 22   | ns   |
|                               | CLR trigger                  |                     |                                                                                                     |     | 12.3     | 25.9 | 1           | 32.5 | 1          | 29.5 |      |
|                               |                              |                     | $C_L = 50 \text{ pF},$<br>$C_{\text{ext}} = 28 \text{ pF},$<br>$R_{\text{ext}} = 2 \text{ k}\Omega$ |     | 186      | 240  |             | 340  |            | 300  | ns   |
| t <sub>w</sub> <sup>(1)</sup> |                              | Q or $\overline{Q}$ | $C_L = 50 \text{ pF},$ $C_{ext} = 0.01  \mu\text{F},$ $R_{ext} = 10  k\Omega$                       | 90  | 100      | 110  | 85          | 115  | 90         | 110  | μs   |
|                               |                              |                     | $C_{L} = 50 \text{ pF},$ $C_{ext} = 0.1 \text{ pF},$ $R_{ext} = 10 \text{ k}\Omega$                 | 0.9 | 1        | 1.1  | 0.85        | 1.15 | 0.9        | 1.1  | ms   |
| $\Delta t_w$ <sup>(2)</sup>   | _                            |                     | $C_L = 50 pF$                                                                                       |     | ±1       |      | <u>'</u>    |      |            |      | %    |

## **Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V  $\pm$  0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER                     | FROM        | TO (OUTBUT)                  | LOAD<br>CAPACITANCE                                                                           | T   | λ = 25° | С    | –40°<br>125 |      | –40°<br>85 |     | UNIT |
|-------------------------------|-------------|------------------------------|-----------------------------------------------------------------------------------------------|-----|---------|------|-------------|------|------------|-----|------|
|                               | (INPUT)     | (OUTPUT)                     | CAPACITANCE                                                                                   | MIN | TYP     | MAX  | MIN         | MAX  | MIN        | MAX |      |
|                               | A or B      |                              |                                                                                               |     | 8.2     | 14   | 1           | 19   | 1          | 16  |      |
| t <sub>pd</sub>               | CLR         | Q or $\overline{\mathbb{Q}}$ | $C_L = 50 pF$                                                                                 |     | 7.4     | 11.4 | 1           | 16   | 1          | 13  | ns   |
|                               | CLR trigger |                              |                                                                                               |     | 8.6     | 14.9 | 1           | 20   | 1          | 17  |      |
|                               |             |                              | $C_L = 50 \text{ pF},$ $C_{\text{ext}} = 28 \text{ pF},$ $R_{\text{ext}} = 2 \text{ k}\Omega$ |     | 171     | 200  |             | 280  |            | 240 | ns   |
| t <sub>w</sub> <sup>(1)</sup> |             | Q or $\overline{Q}$          | $C_L = 50 \text{ pF},$ $C_{ext} = 0.01  \mu\text{F},$ $R_{ext} = 10  k\Omega$                 | 90  | 100     | 110  | 85          | 115  | 90         | 110 | μs   |
|                               |             |                              | $C_{L} = 50 \text{ pF},$ $C_{ext} = 0.1 \text{ pF},$ $R_{ext} = 10 \text{ k}\Omega$           | 0.9 | 1       | 1.1  | 0.85        | 1.15 | 0.9        | 1.1 | ms   |
| $\Delta t_w^{(2)}$            |             | _                            | $C_L = 50 pF$                                                                                 |     | ±1      |      |             |      |            |     | %    |

## **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                     | TEST CONDITIONS                            | V <sub>CC</sub> | TYP | UNIT |
|----------|-------------------------------|--------------------------------------------|-----------------|-----|------|
| _        | Dower dissination conscitones | C 50 % F 40 MUI=                           | 3.3 V           | 50  | ۰,۲  |
| $C_{pd}$ | Power dissipation capacitance | $C_L = 50 \text{ pF},  f = 10 \text{ MHz}$ | 5 V             | 51  | pF   |

<sup>(1)</sup>  $t_w$  = Pulse duration at Q and  $\overline{Q}$  outputs (2)  $\Delta t_w$  = Output pulse-duration variation (Q and  $\overline{Q}$ ) between circuits in same package

 $<sup>\</sup>begin{array}{ll} \text{(1)} & t_w = \text{Pulse duration at Q and } \overline{\text{Q}} \text{ outputs} \\ \text{(2)} & \Delta t_w = \text{Output pulse-duration variation (Q and } \overline{\text{Q}} \text{)} \text{ between circuits in same package} \\ \end{array}$ 



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 3 \text{ ns}$ ,  $t_f = 3 \text{ ns}$ .
- C. The outputs are measured one at a time, with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



#### APPLICATION INFORMATION

#### **Caution in Use**

To prevent malfunctions due to noise, connect a high-frequency capacitor between  $V_{CC}$  and GND, and keep the wiring between the external components and  $C_{ext}$  and  $R_{ext}/C_{ext}$  terminals as short as possible.

#### **Power-Down Considerations**

Large values of  $C_{\text{ext}}$  can cause problems when powering down the SN74LV221A-Q1 because of the amount of energy stored in the capacitor. When a system containing this device is powered down, the capacitor can discharge from  $V_{\text{CC}}$  through the protection diodes at pin 2 or pin 14. Current through the input protection diodes must be limited to 30 mA; therefore, the turn-off time of the  $V_{\text{CC}}$  power supply must not be faster than  $t = V_{\text{CC}} \times C_{\text{ext}}/30$  mA. For example, if  $V_{\text{CC}} = 5$  V and  $C_{\text{ext}} = 15$  pF, the  $V_{\text{CC}}$  supply must turn off no faster than  $t = (5 \text{ V}) \times (15 \text{ pF})/30$  mA = 2.5 ns. Usually, this is not a problem because power supplies are heavily filtered and cannot discharge at this rate. When a more rapid decrease of  $V_{\text{CC}}$  to zero occurs, the SN74LV221A-Q1 can sustain damage. To avoid this possibility, use external clamping diodes.

#### **Output Pulse Duration**

The output pulse duration,  $t_w$ , is determined primarily by the values of the external capacitance ( $C_T$ ) and timing resistance ( $R_T$ ). The timing components are connected as shown in Figure 2.



Figure 2. Timing-Component Connections

The pulse duration is given by:

$$t_w = K \times R_T \times C_T$$
  
if  $C_T$  is  $\ge 1000$  pF,  $K = 1.0$   
or

if  $C_T$  is < 1000 pF, K can be determined from Figure 7

where

t<sub>w</sub> = pulse duration in ns

 $R_T$  = external timing resistance in  $k\Omega$ 

C<sub>T</sub> = external capacitancein pF

K = multiplier factor (1)

Equation 1 and Figure 3 or Figure 4 can be used to determine values for pulse duration, external resistance, and external capacitance.



#### APPLICATION INFORMATION

Operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied.



#### **VARIATION IN OUTPUT PULSE DURATION**



Figure 5.





**EXTERNAL CAPACITANCE** VS **MULTIPLIER FACTOR** 0.001 For Capacitor Values of 监 0.001  $\mu\text{F}$  or Greater, K = 1.0 C<sub>T</sub> - External Capacitor Value -(K is Independent of R) 0.0001  $T_A = 25^{\circ}C$ 0.00001  $V_{CC} = 5 V$ 1.00 1.50 2.00 2.50 3.00 3.50 4.00 4.50

Figure 6.

Figure 7.

Multiplier Factor - K

# DISTRIBUTION OF UNITS vs OUTPUT PULSE DURATION



tw - Output Pulse Duration

Figure 8.



## PACKAGE OPTION ADDENDUM

25-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| SN74LV221AQPWRG4Q1 | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV221AQ              | Samples |
| SN74LV221AQPWRQ1   | ACTIVE | TSSOP        | PW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | LV221AQ              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

25-Jun-2014

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LV221A-Q1:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## PACKAGE MATERIALS INFORMATION

www.ti.com 26-Jun-2013

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LV221AQPWRG4Q1 | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| SN74LV221AQPWRQ1   | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 26-Jun-2013



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| SN74LV221AQPWRG4Q1 | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |  |
| SN74LV221AQPWRQ1   | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |  |

PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



## PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### **Products Applications**

logic.ti.com

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security

Power Mgmt Space, Avionics and Defense www.ti.com/space-avionics-defense power.ti.com

Microcontrollers www.ti.com/video microcontroller.ti.com Video and Imaging

www.ti-rfid.com

**OMAP Applications Processors TI E2E Community** www.ti.com/omap e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity